Name: Md. Fantas Strman

ID: 180041120

Section: CSF-1

Cause Cade: CSF 4503

Course Name: Microprocessor and Assembly Language

Exam: Semesten Final

Semester: Fifth

Date: 16-Sep-21

### Ans.to Q.vo.1(a)

Real Mode: Real-address mode is one of two modes of operation where maximum 1 Mb RAM as (20 bit addressing) is possible.

All the earlier generations of microsprocessor starting from Intel 8085 use this real mode.

The key characteristics are:

- i) Allows microprocessor to ordaress first 1Mb RAM wir only (80286)
- ii) Segment and offset is used in this mode.
- iii) Any area of the memory can be accessed.
- iv) Can perstorm single-tusking only.
- v) Supported by DOS but to can not rean windows as it needs more RAM.
- vi) Memory management and prestration are disabled.

Protected Mode: The addressing made introduced with 80286, where all address lines (24 bits) are used to access the maximum # 16 Mb memory and 16B vitual memory is protected made. Key characteristics are:

- i) For 80286, 16Mb memory and 1GB virtual memory can be accessed.
- ii) Allows memory management and protection capabilities.
- iii) Can roun Windows by providing higher memory.
- iv) Designed for multi-tasking.

80286 first implements protected mode.

It has a seperate Nemory Management Unit where a 16 bit selector is used with 16 bit Offset. Selector is used to access a descriptor for the desired regment in a table of descriptors in main memory.

A descriptor can describe 64Kb and 80286 has 16K descriptors which results in a (64×16) Mb= 1Gb vintual memory described by the system. The descriptor contains the 24-bit physical address.

#### Ansito Quo. 1 (b)

A thread is a unit of execution of sequence of instructions that can be managed by scholden independently. A process can have multiple threads and each there thread can be assigned by a different core.

Ex - We sum these numbers

Now, the each thread can work on a pair of summetion and the time of summation is raduced by half



If we had 100 numbers and 50 threads then it add take be distributed between 100 those 50 threads and thus panellel processing will reduce time than senial processing.

. . Throad ensure fasten processing.

## Aristo Qno.1(0)

By parallel programming, we can multithreading and message pussing to compute quickly,



In the example, we see multiple processors can work on the sum if we divide the work among the processes. This is done using parallel programming and these all the processors can be used parallely.

## Ans. to Q.vo. 26)

There are 27 reserved Location for 8086 vector table.
They are DINTS to INT31

Ans: Memory Location 00014H to 0007FH are reserved.

(i) INT 10B = INT 2H
$$= (0 \times 4) B = (2 \times 4) H$$

$$= 8H$$

Memory Contin 00008 H

IP: 00008H

CS: DOODAH

Memory location ODGOCH

IP: 0000CH

CS: 0000EH

### Ans. to Q. no. 2 (b)

The necessary instructions ours:

MOV ds, Q data

MOV SI, Offset A

MOV DI, offset B

MOV BX, offset C

MOV BP, offset D

The DS register value is 7000H

SI '' 0000H

DI '' 00005H

BX '' 0008H

BP " 000AH

Ans. to Q.no. 200)

. CODE

MAIN PROC

MOV AH,1

INT 21H

MOV BL, AL

Mov CL, 1

SUB. BL, CL

MOV AH,2

MOV DL, BL

INT 21H

MAIN END

END MAIN

RET



# Ans. to Qno. 3(4)

The steps of stack value and content is given below;

Stock Val

|          |   | SP value            | Stack content |
|----------|---|---------------------|---------------|
| increase | 0 | FFF89<br>(SP) FFF8  | Ø \$<br>Ø\$   |
|          | 1 | FFF7<br>(SP) FFF6   | 10            |
|          | 2 | FFF5<br>(SP) FFF4   | 70<br>00      |
|          | 3 | FFF3<br>(sp) FFF2   | 10<br>00      |
| docrease | 4 | FFF3<br>(SP) FFF2   | \$            |
|          | 5 | FFFF<br>(SP) FFF4   | \$            |
|          | 6 | FFF87<br>(SP) FFF26 | \$            |
|          | 7 | FFF89<br>(SP) FFF8  | \$            |
|          | / |                     |               |

### Ans. to Qine. 3(0)

i) <u>Clock Cyoles</u> - Time between high and law state of CPU clock is a clock eyele. A single pulse of the oscillator for clock cycle generation is one clock eyele.

Ex- A 5 MHz clock oscillates at 5x106 time a second.

So, clock cycle is 200 ns.

In 200 ns it joes from as ON state to the next cycle's ON state.



ii) Bus cycle: - Most basic microprocessor operation for Reading arriting from/to manary. Composed of at least 4 dock cycles.

Ex - Read operation from memory.

iii) Instruction cycle: - Consists of multiple bas cycles and is the total time by up to complete an instruction.

Ex - A MOV operation has I instruction egole.

- iv) Machine cycle: Same as bus cycle.
- V) Toluration for 12 MHZ is

$$T = \frac{1}{12x10^6} = 83.33 \text{ ns.} (Ans.)$$